

# **ECSE 325 Take Home Lab Report**

Ishraq Hossain 260720764

Glen Xu 260767363

#### Introduction

The goal of this lab is to become familiar with the concept of pipelining in designing digital systems. This was done by using different implementations of a complex multiplier, a system that computes the square of a complex number, and analyzing their performance metrics.

## **Implementation**

We were first required to implement a simple complex multiplier. The architecture of this was provided to us to aid our understanding of the system which proved to be extremely helpful in implementing the later stages.

The operation is detailed below:

$$Z^2 = (X+iY)*(X+iY) = (X^2-Y^2)+i(2XY)$$

The implementation is attached below. It can be seen that the process is carried out in one clock cycle.

```
| □ entity complex_square is | □ port ( | i_clk : in std_logic; | i_rstb : in std_logic; | i_x : in std_logic_vector(31 downto 0); | i_y : in std_logic_vector(31 downto 0); | i_y : in std_logic_vector(31 downto 0); | i_y : in std_logic_vector(64 downto 0); | i_y : in std_logic_vector(64 downto 0); | i_z : in std_logic_vector(i : in std_log
```

## Compilation report

The compilation report for the simple complex multiplier is attached below highlighting the resources used:



We can see that the total number of registers used in our implementation is 65 and the number of logic modules are 103.

The RTL view of our implementation is attached below.



We were then required to create a timing constraint of 5ns which was equivalent to a 200MHz. TimeQuest was used to conduct timing analysis and the timing summary is attached below for the Slow 1100mV Slow 0C model.

|   | Fmax       | Restricted Fmax | Clock Name | Note |
|---|------------|-----------------|------------|------|
| 1 | 110.83 MHz | 110.83 MHz      | i_clk      |      |

|   | Clock | Slack  | End Point TNS |
|---|-------|--------|---------------|
| 1 | i_clk | -4.023 | -168.258      |

As we can see, the design does not pass the timing test as the frequency of the clock is 110.83 MHz. So the time period comes to around 9 ns. We also noticed that in the setup the slack that there were failing paths. The next section highlights our attempt to pipeline the design using a register.

## Pipeline Register

We were required to implement the complex multiplier again, but this time with an intermediary pipeline register between the multiplication and subtraction operation. The implementation of this is attached below:

```
□architecture rtl of complex_square is
           | signal r_x, r_y : signed (31 downto 0);
| signal p_reg_x : signed(64 downto 0);
| signal p_reg_y : signed(63 downto 0);
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
31
33
34
35
36
37
38
           □begin
           □p_mult : process(i_clk, i_rstb)
            begin

if (i_rstb = '0') then

(sthers => '0'
                      o_xx <= (others => '
o_yy <= (others => '
                     o_yy <= (others => 0');
r_x <= (others => '0');
r_y <= (others => '0');
p_reg_x <= (others => '0');
p_reg_y <= (others => '0');
                      elsif(rising_edge(i_clk)) then
                                           r_x <= signed(i_x);

r_y <= signed(i_y);

p_reg_x <= ('0' & (r_x*r_x));

p_reg_y <= (r_y * r_y);

|o_xx <= std_logic_vector(p_reg_x - p_reg_y);

o_yy <= std_logic_vector(r_x*r_y & '0');
             end if;
end process p_mult;
            end rt1;
40
41
```

Our design choice was fairly straightforward and based on the previous implementation. We created two intermediate signals called p\_reg\_x, and p\_reg\_y. These signals were implemented to act as pipeline registers and hold the value after the multiplication operation. The values of these registers were then used to carry out the subtraction operation and passed onto the output signal.

## Compilation report

The compilation report for the pipelined complex multiplier is attached below highlighting the resources used.

| Flow Summary                         |                                             |  |  |  |  |
|--------------------------------------|---------------------------------------------|--|--|--|--|
| <pre>&lt;<filter>&gt;</filter></pre> |                                             |  |  |  |  |
| Flow Status                          | Successful - Thu Apr 23 16:45:14 2020       |  |  |  |  |
| Quartus Prime Version                | 16.1.0 Build 196 10/24/2016 SJ Lite Edition |  |  |  |  |
| Revision Name                        | complex_square                              |  |  |  |  |
| Top-level Entity Name                | complex_square                              |  |  |  |  |
| Family                               | Cyclone V                                   |  |  |  |  |
| Device                               | 5CSEMA5F31C6                                |  |  |  |  |
| Timing Models                        | Final                                       |  |  |  |  |
| Logic utilization (in ALMs)          | 103 / 32,070 ( < 1 % )                      |  |  |  |  |
| Total registers                      | 65                                          |  |  |  |  |
| Total pins                           | 196 / 457 ( 43 % )                          |  |  |  |  |
| Total virtual pins                   | 0                                           |  |  |  |  |
| Total block memory bits              | 0 / 4,065,280 ( 0 % )                       |  |  |  |  |
| Total DSP Blocks                     | 9 / 87 (10 %)                               |  |  |  |  |
| Total HSSI RX PCSs                   | 0                                           |  |  |  |  |
| Total HSSI PMA RX Deserializers      | 0                                           |  |  |  |  |
| Total HSSI TX PCSs                   | 0                                           |  |  |  |  |
| Total HSSI PMA TX Serializers        | 0                                           |  |  |  |  |
| Total PLLs                           | 0/6(0%)                                     |  |  |  |  |

As highlighted above the resources used did not change for when compared to the previous implementation. The number of registers and logic modules were still 65 and 103 respectively. One thing to note is that we observed a significant increase in resources during compilation. The register count went up to 420. This increase was not found in the final summary however. However, the significant improvement in our design was found when we conducted the timing analysis. Which will be detailed in the respective section.

The RTL view of our implementation is attached below.



As expected, the two pipeline registers are present in between our operations.

The resource utilization of our circuit is attached below:



We were then required to use the same timing constraint of 5ns and conduct timing analysis. The timing summary is attached below:



We could observe the improvement in the timing analysis because the maximum frequency of the clock was higher. This indicated we were moving closer to our target frequency of 200MHz. By adding a pipeline register we could see our design improved in performance by 2ns. We also noticed that the margin of slack was also lower than in our previous design. We were then required to implement a further pipelined design of the system by implementing the LPM module.

#### LPM Module

We were then required to further pipeline our design by implementing LPM components to carry out the multiplication operations. The implementation of which is attached below:

```
LIBRARY IEEE;
USE IEEE.std_logic_1164.all;
USE IEEE.numeric_std.all;
LIBRARY lpm;
USE lpm.lpm_components.all;
6 7 8 9 10 1 12 13 14 15 16 17 8 19 20 21 22 23 24 5 26 27 28 9 30 31 2 33
         Bentity g141pm is
Bport ( i_clk : in std_logic;
    i_rstb : in std_logic;
    i_x : in std_logic_vector(31 downto 0);
    i_y : in std_logic_vector(31 downto 0);
    o_xx, o_yy, o_xy : out std_logic_vector(64 downto 0)
           o_xx
end g14lpm;
          Barchitecture arc of g14|pm is
| signal r_x : signed(31 downto 0);
| signal r_y : signed(31 downto 0);
| signal xx : std_logic_vector(63 downto 0);
| signal xy : std_logic_vector(63 downto 0);
| signal xy : std_logic_vector(63 downto 0);
                                                  ---- COMPONENT DECLARATION--
          LPM_WIDTHP : natural;
LPM_REPRESENTATION : string := "SIGNED";
LPM_PIPELINE : natural := 0;
LPM_TYPE: string := "L_MULT;
LPM_HINT : string := "UNUSED");
DOTT ( DATAA : in std_logic_vector(LPM_WIDTHA-1 downto 0);
DATAB : in std_logic_vector(LPM_WIDTHB-1 downto 0);
          Eport ( DATAA : in std_logic_vector(LPM_WIDTHA-1 downto 0);
    DATAB : in std_logic_vector(LPM_WIDTHB-1 downto 0);
    ACLR : in std_logic := '0';
    CLOCK : in std_logic := '0';
    CLKEN : in std_logic := '1';
    RESULT : out std_logic_vector(LPM_WIDTHP-1 downto 0));
end component;
3334536738904424444445555555556666664
44244445647890123345556666664
                          mult1 : LPM_MULT generic map (
    LPM_WIDTHA => 32,
    LPM_WIDTHB => 32,
    LPM_WIDTHB => 64,
    LPM_REPRESENTATION => "SIGNED",
    LPM_PIPELINE => 4
                          LPM PIPELINE => 4
                          )
56
57
58
59
66
66
66
66
67
77
77
77
77
88
88
88
88
87
                          )
port map ( DATAA => i_x, DATAB => i_y, CLOCK => i_clk, RESULT => xy );
                          p_mult : process (i_clk, i_rstb) begin
                          o_xx \le std_logic_vector ('0' & signed(xx) - signed(yy)); o_yy \le std_logic_vector (r_x*r_y & '0');
                           end if;
end process p_mult;
            Eend arc;
```

To implement the design we first had to make use of the LPM library which allowed us to use the LPM\_MULT component. We were then able to declare the component with the respective sizes of our inputs, outputs and number of pipelines. We then implemented our components to carry out the multiplication operations. We tested our design with 3 different levels of pipelining. We specified the number of pipelines as 2, 3, and 4. The VHDL provided is the one where there were 4 levels of pipelining. Our different implementations are detailed below along with a summary of all our designs at the end.

## <u>LPM Pipeline = 2</u>

The compilation report after using 2 levels of pipeline is attached below:



Similar to our compilation of the pipelining with an intermediate register, we noticed an increase in resource utilization during compilation. This showed us a register increase to a total of 484 registers. However, this increase in register use was not reflected in the final summary.

The RTL view of our system is attached below:



The resource utilization of this digital circuit is attached below:



We were then required to use the same timing constraint of 5ns and conduct timing analysis. The timing summary is attached below:



As we can see, using just two pipelines did not improve our design compared to our previous pipelined design.

## <u>LPM Pipeline = 3</u>

The compilation report after using 3 levels of pipeline is attached below:



As we can see by increasing the level of the pipeline to 3 we have increased the amount of resources required. This time we can see an increase in the resources used in the final summary. Even though the register count mid compilation was higher. We can see for 3 levels of pipelining we're using 130 logic modules and 259 registers.

The RTL view of our system is attached below:



The resource utilization of the system is attached below:



By observation of the chip planner, the implementation with 3 levels of pipelining is using significantly more resources when compared to the previous implementations of pipelining.

## **Timing Analysis**

We were then required to use the same timing constraint of 5ns and conduct timing analysis. The timing summary is attached below:



We can see that by increasing the level of pipelining to 3 we are now very close to meeting our target of 5ns. This target is expected to be met when we increase the level of pipelining to 4 in the next section

#### <u>LPM Pipeline = 4</u>

The compilation report after using 4 levels of pipeline is attached below:



As we can see, 4 levels of pipelining requires a lot more resources than the previous implementation. Mid compilation the register count went to 806. However, in the final summary we can see that we require 387 registers. We are also using more logic modules (139).

The RTL view of our system is attached below:



The resource utilization of our system is attached below:



Purely by observation we can see that the 4 levels of pipelining using the LPM\_MULT module utilizes the most resources on the chip planner. At this point we are hopeful that by using more resources we will be able to meet our timing constraint.

We were then required to use the same timing constraint of 5ns and conduct timing analysis. The timing summary is attached below:



As expected our design now meets our timing constraint and goes further. By increasing our level of pipelining to 4 we have successfully met our timing constraint of 5ns. We achieved a maximum time period of 3.78 ns. We can also see a massive improvement in the setup slack. Therefore this experiment was a success. The results of all our implementations are detailed in the next section.

#### **Summary**

|                 | No<br>Pipelining | Register<br>Pipeline | $   \begin{array}{c}     \underline{LMP\_MUL} \\     \underline{T} \\     \underline{P=2}   \end{array} $ | $   \begin{array}{c}     \underline{LMP\_MUL} \\     \underline{T} \\     \underline{P=3}   \end{array} $ | <u>LMP_MUL</u><br><u>T</u><br><u>P = 4</u> |
|-----------------|------------------|----------------------|-----------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------|--------------------------------------------|
| # ALMs          | 103              | 103                  | 103                                                                                                       | 130                                                                                                       | 139                                        |
| # Registers     | 65               | 65 (420)*            | 65 (484)*                                                                                                 | 259 (678)*                                                                                                | 387(806)*                                  |
| # DSP<br>Blocks | 9                | 9                    | 9                                                                                                         | 9                                                                                                         | 9                                          |
| <u>Fmax</u>     | 110.83MHz        | 143.99               | 137.32                                                                                                    | 192.53                                                                                                    | 265.11                                     |
| Slack           | -4.023           | -1.945               | -6.282                                                                                                    | -4.194                                                                                                    | -2.772                                     |

<sup>\*</sup> register count during compilation

## Conclusion

Overall, this design was perfect to get us acquainted with the idea of pipelining in digital systems. We pipelined the design of a complex multiplier based on the code provided to us by first adding a register. We then used the LPM library to pipeline using the LPM\_MULT component which allowed us to meet our timing goal of 200MHz. This was previously unattainable using other implementations. We observed the resource usage and conducted timing analysis of each of our implementations. This allowed us to understand the importance of keeping track of the trade off between resource usage and speed in design. Our next goal is to use our design and implement it into an ARM FPGA circuitry. Ideally we would've liked to do this in conjunction with our designing. However, due to a time constraint we were unable to complete that.

This concludes the assignment